| UCLA COMPUTER SCIENCE DEPARTMENT                                |
|-----------------------------------------------------------------|
| MIDTERM EXAMINATION                                             |
| CS M51A Spring 2015 Section 1 - Logic Design of Digital Systems |
| May 4, 2015                                                     |
| Dr. Yutao He                                                    |
| Rules:                                                          |

SID: 704269982

This is a closed-textbook, closed-note, and independent exam (110 minutes). You may use two-page 8.5"x11" single-sided note. No scratch paper or calculator is allowed. Points are assigned to the problems based on estimates of how long they should take. PACE YOURSELF ACCORDINGLY. The order may not reflect the degree of difficulty. BROWSE THROUGH THE ENTIRE SET first to decide the order you want to follow. READ THE PROBLEM DESCRIPTION CAREFULLY. Be sure to include all final answers at indicated locations. Write down your Student ID at the top of each page. Use provided space for all work. Have fun and good luck!

### Honor Code:

I attest that I have not given or received any aid or discussion in relationship to this exam-

ination

Your Signature

Name: Peterman

| Y | our | ·S | c | or | e |  |
|---|-----|----|---|----|---|--|
|   |     |    |   |    |   |  |

| No.   | Your Score | Maximal Score |
|-------|------------|---------------|
| #1    | 0          | 10            |
| #2    | 15         | 15            |
| #3    | 10         | 10            |
| #4    | 15         | 15            |
| #5    | 22         | 20            |
| #6    | 12         | 15            |
| #7    | 1 1 IS     | 15            |
| Total | 100        | 100           |

### 10

# Problem No. 1 (10 points)

can ne reuse bils?

Part (a) By using binary code, at least how many bits would be needed to encode the combination of your gender (M, F), your year (freshman, sophomore, junior, senior, graduate), and the first two-digit of your Student ID (assuming each digit is a decimal number)?
 Answer: II bit

Answer: \_\_\_\_\_ bits\_\_\_\_ bits.

6432168421 1366452168421 76543216

5.1)

$$\frac{1}{10010010} = -18$$

$$\frac{1}{510} = -18$$

$$\frac{1}{100} = -18$$

Page 2 of 12

### Problem No. 2 (15 points)

Part (a) Name the following 2-input switching functions using primitive logic functions: (a.1) The output of  $f_1$  is 1 if and only if both inputs are 1. It is \_\_\_\_\_AND function. XOR (a.2) The output of  $f_2$  is 1 if the inputs are different. It is \_\_\_\_\_ \_\_ function. (a.3) The output of  $f_3$  is 1 if no more than one input is 1. It is NAND\_ function. NOR \_ function. (a.4) The output of  $f_4$  is 1 only when both inputs are 0. It is \_ OR (a.5) The output of  $f_5$  is 1 if at least one input is 1. It is \_\_\_\_\_ \_ function. (a.6) The output of  $f_6$  is 1 if number of 1's in inputs are even. It is  $\angle NOR$ function.

**Part** (b) The logic designer Logik Luv plans to design one single two-input (x,y) "multifunction" logic module with two-output  $(g_1, g_2)$  to implement these switching functions in Part (a). To do so, he introduces two additional inputs (a, b) that decide the output functions  $g_1$  and  $g_2$  as follows:

| a | b | $g_1$ | $g_2$ |
|---|---|-------|-------|
| 0 | 0 | x'    | y'    |
| 0 | 1 | $f_1$ | $f_2$ |
| 1 | 0 | $f_3$ | $f_4$ |
| 1 | 1 | $f_5$ | $f_6$ |

(b.1) Filling in the following 2-D truth table for the functions  $g_1$  and  $g_2$ . Place values of  $g_1$  and  $g_2$  in each cell in order of  $(g_1, g_2)$ .



14-7 1110

#### (Problem No. 2 - Continue)

(b.2) Write the minterm expression for  $g_1(a, b, x, y)$  in compact form:  $g_1(a, b, x, y) = \sum m \{ \underbrace{0, 1, 7, 6, 9, 10, 13, 14}_{1, 9} \}$ (b.3) The switching expression for  $m_{14}$  is  $\underbrace{a \cdot b \cdot x \cdot y'}_{1 \to uncomplemented}$  for minterm (b.4) Write the maxterm expression for  $g_2(a, b, x, y)$  in compact form:  $g_2(a, b, x, y) = \prod M\{ \underbrace{1, 3, 4, 7, 9, 10, 11, 13, 19}_{0 \to uncomplemented} \}$ (b.5) The switching expression for  $M_{14}$  is  $\underbrace{a' + b' + x' + y}_{0 \to uncomplemented}$ 

(End of Problem No. 2)

Page 4 of 12

### Problem No. 3 (10 points)

Your high school buddy BB Frank is interviewed for an internship position at a startup *Cookle Electronics*. One of his interview questions is the tabular minimization using the Quine-McCluskey algorithm for the following 4-input switching function:

0

 $f(a, b, c, d) = \sum m(0, 1, 2, 5, 6, 7, 8, 9, 10, 14)$ 

BB Frank has completed the first step and the Prime Implicant Chart is shown below. You have to help him identify the <u>essential</u> prime implicants and then write the minimal AND-OR (sum-of-product) expression for f(a, b, c, d).



Show all your work on the prime implicant chart above for full credit.

#### Problem No. 4 (15 points)

Three gate networks A, B and C are given below. Tests have shown that two of them are *equivalent*, that is, they implement the same switching function. You are asked to identify the network that is not equivalent.



## Problem No. 5 (20 points)

Given the gate network below, answer the following questions:



**Part** (a) Assuming that negated variables are available and that NAND and NOR gates have the same delays, identify the *critical path* of the network by listing its gates along the path, starting at the inputs:  $\frac{1}{2} \frac{1}{2} \frac{1}{1} \frac{1}{1}$ 

| - | $b \rightarrow G1$ | ->1 | G2-> | 64-> | 66 |  |
|---|--------------------|-----|------|------|----|--|
|   |                    | -   |      |      |    |  |

Part (b) Assuming that load factors of all gates equal to 1 and that both outputs f and g have the output load value L, list the output load value of every gate in the *critical path* (e.g., G3: 1):

**Part (c)** Write the expression of the longest network propagation delay  $T_{pHL}$  in terms of delays of each gate (You <u>do not</u> need to compute the final result but the transition direction at each gate has to be indicated):

$$T_{pHL} = \frac{1}{f_{pHL}} \frac{1}{(GI) + \frac{1}{f_{pHL}}} \frac{1}{(G2) + \frac{1}{f_{pHL}}} \frac{1}{(G4) + \frac{1}{f_{pHL}}} \frac{1}{(G6)} \sqrt{\frac{1}{f_{pHL}}} \frac{1}{(G6)} \frac{1}{(G6$$

Part (d) Assuming that negated variables are available, find the minimal switching expression of the output f in two-level AND-OR (sum-of-product) form. Show your work below for full credit.

$$f(a,b) = \underline{ a+b}$$

Your work for Part (d):



Page 7 of 12